Expand this Topic clickable element to expand a topic
Skip to content
Optica Publishing Group

High-Performance CGH Processor for Real-time Digital Holography

Not Accessible

Your library or personal account may give you access

Abstract

In this paper, we propose a new hardware architecture to generate digital hologram using the modified CGH (Computer Generated Hologram) algorithm for hardware implementation and design to FPGA platform. After analyzing the CGH algorithm, we propose an architecture of CGH cell which can efficiently generate digital hologram, and design CGH Kernel by configuring CGH Cell. Finally we implement CGH Processor with CGH Kernel, SDRAM Controller, DMA, etc. Performance of the proposed hardware can be proportionally increased through simply addition of CGH Cell in CGH Kernel, since a CGH Cell has operational independency. The proposed hardware was implemented using XC2VP70 FPGA of Xilinx and was stably operated in 200MHz clock frequency. It takes 0.205 second for generating 1,280×1,024 digital hologram from 3 dimensional object which has 40,000 light sources.

© 2008 Optical Society of America

PDF Article
More Like This
Hybrid CGH by Digitized Holography: CGH for Mixed 3D Scene of Virtual and Real Objects

Yasuaki Arima, Kyoji Matsushima, and Sumio Nakahara
DWC28 Digital Holography and Three-Dimensional Imaging (DH) 2011

Real-Time Computation for Electro-Holography

Tomoyoshi Ito and Tomoyoshi Shimobaba
DWD1 Digital Holography and Three-Dimensional Imaging (DH) 2009

Rotational transformation for reconstruction of digital holography and CGH creation

Kyoji Matsushima
DWB4 Digital Holography and Three-Dimensional Imaging (DH) 2007

Select as filters


Select Topics Cancel
© Copyright 2024 | Optica Publishing Group. All Rights Reserved